久久久影院免费_波多野结衣一区_亚洲国产一区二区在线观看 _日韩中文欧美

  集成電路設(shè)計(jì)中心 企業(yè) 曙海集團(tuán)嵌入式 就業(yè)培訓(xùn)基地長(zhǎng)期班 就業(yè)培訓(xùn)基地長(zhǎng)期班

客戶(hù)常見(jiàn)疑問(wèn)解答 手機(jī)閱讀模式
嵌入式培訓(xùn)
嵌入式Linux就業(yè)班馬上開(kāi)課了 詳情點(diǎn)擊這兒

免費(fèi)報(bào)名電話(huà)薪水倍增計(jì)劃
上 海:021--51875830
北 京:010--51292078
深 圳:4008699035
西 安:029--86699670
石家莊:4008699035

南 京:4008699035
廣 州:4008699035
武 漢:027--50767718
成 都:4008699035
免費(fèi)報(bào)名電話(huà)
全英文授課課程(Training in English)
   
  首 頁(yè)  培訓(xùn)新動(dòng)態(tài)  課程介紹   培訓(xùn)報(bào)名  企業(yè)培訓(xùn)  付款方式   講師介紹   學(xué)員評(píng)價(jià)  關(guān)于我們  聯(lián)系我們  承接項(xiàng)目 開(kāi).發(fā).板 商 城
嵌入式協(xié)處理器--FPGA
FPGA項(xiàng)目實(shí)戰(zhàn)系列課程----
嵌入式OS--4G手機(jī)操作系統(tǒng)
嵌入式協(xié)處理器--DSP
手機(jī)/網(wǎng)絡(luò)/動(dòng)漫游戲開(kāi)發(fā)
嵌入式OS-Linux
嵌入式CPU--ARM
嵌入式OS--WinCE
單片機(jī)培訓(xùn)
嵌入式硬件設(shè)計(jì)
Altium Designer Layout高速硬件設(shè)計(jì)
嵌入式OS--VxWorks
PowerPC嵌入式系統(tǒng)/編譯器優(yōu)化
PLC編程/變頻器/數(shù)控/人機(jī)界面 
開(kāi)發(fā)語(yǔ)言/數(shù)據(jù)庫(kù)/軟硬件測(cè)試
3G手機(jī)軟件測(cè)試、硬件測(cè)試
芯片設(shè)計(jì)/大規(guī)模集成電路VLSI
云計(jì)算、物聯(lián)網(wǎng)
開(kāi)源操作系統(tǒng)Tiny OS開(kāi)發(fā)
小型機(jī)系統(tǒng)管理
其他類(lèi)
WEB在線(xiàn)客服
南京WEB在線(xiàn)客服
武漢WEB在線(xiàn)客服
西安在線(xiàn)客服
廣州WEB在線(xiàn)客服
沈陽(yáng)在線(xiàn)客服
鄭州在線(xiàn)客服
石家莊在線(xiàn)客服
QQ號(hào)  
shuhaipeixun
QQ號(hào)  
1299983702
  雙休日、節(jié)假日及晚上可致電值班電話(huà):4008699035 值班手機(jī):15921673576/13918613812 或加qq:1299983702和微信:shuhaipeixun

值班QQ:shuhaipeixun

值班網(wǎng)頁(yè)在線(xiàn)客服,點(diǎn)擊交談:
 
網(wǎng)頁(yè)在線(xiàn)客服

 
專(zhuān)家講師

華為,中科院,上海貝爾,中興,Xilinx,Intel英特爾,TI德州儀器,NI公司,Cadence公司,Synopsys,IBM,Altera,Oracle,synopsys,微軟,飛思卡爾,等大型公司高級(jí)工程師,項(xiàng)目經(jīng)理,技術(shù)支持專(zhuān)家,曙海培訓(xùn)資深講師。

大多名牌大學(xué),碩士以上學(xué)歷,相關(guān)技術(shù)專(zhuān)業(yè),有豐富的理論素養(yǎng),十多年實(shí)際項(xiàng)目經(jīng)歷,開(kāi)發(fā)過(guò)多個(gè)大型項(xiàng)目,熱情,樂(lè)于技術(shù)分享。針對(duì)客戶(hù)實(shí)際需求,案例教學(xué),邊講邊練,互動(dòng)式溝通,學(xué)有所獲。

更多專(zhuān)家講師,請(qǐng)點(diǎn)擊此處查看。

曙海特色

曙海-IT高端培訓(xùn)的領(lǐng)導(dǎo)品牌,一站式軟硬件技術(shù)服務(wù)平臺(tái)。

包教包會(huì),免費(fèi)重修!線(xiàn)上、線(xiàn)下培訓(xùn),公開(kāi)課,上門(mén)內(nèi)訓(xùn),技術(shù)咨詢(xún),承接項(xiàng)目,專(zhuān)家外包。特殊技術(shù)訂制培訓(xùn)&咨詢(xún),按實(shí)際需求服務(wù),時(shí)間靈活--工作日、周末、晚班,萬(wàn)名專(zhuān)家,精確匹配服務(wù),地點(diǎn)靈活--全國(guó)連鎖,人數(shù)靈活--小班教學(xué),豐富專(zhuān)家資源,顧問(wèn)式咨詢(xún)服務(wù)。

更多培訓(xùn)特色介紹,請(qǐng)點(diǎn)擊此處查看。

公益培訓(xùn)通知與資料下載
企業(yè)招聘與人才推薦(免費(fèi))

合作企業(yè)新人才需求公告

◆招人、應(yīng)聘、人才合作,
請(qǐng)把需求發(fā)到officeoffice@126.com或
訪問(wèn)曙海旗下網(wǎng)站---
電子人才網(wǎng)
www.morning-sea.com.cn
合作伙伴與授權(quán)機(jī)構(gòu)
>
現(xiàn)代化的多媒體教室
曙海招聘啟示
 
      Synopsys Formality 培訓(xùn)班
   入學(xué)要求

        學(xué)員學(xué)習(xí)本課程應(yīng)具備下列基礎(chǔ)知識(shí):
        ◆ 電路系統(tǒng)的基本概念。

   班級(jí)規(guī)模及環(huán)境--熱線(xiàn):4008699035 手機(jī):15921673576/13918613812( 微信同號(hào))
       堅(jiān)持小班授課,為保證培訓(xùn)效果,增加互動(dòng)環(huán)節(jié),每期人數(shù)限3到5人。
   上課時(shí)間和地點(diǎn)
上課地點(diǎn):【上海】:同濟(jì)大學(xué)(滬西)/新城金郡商務(wù)樓(11號(hào)線(xiàn)白銀路站) 【深圳分部】:電影大廈(地鐵一號(hào)線(xiàn)大劇院站)/深圳大學(xué)成教院 【北京分部】:北京中山/福鑫大樓 【南京分部】:金港大廈(和燕路) 【武漢分部】:佳源大廈(高新二路) 【成都分部】:領(lǐng)館區(qū)1號(hào)(中和大道) 【沈陽(yáng)分部】:沈陽(yáng)理工大學(xué)/六宅臻品 【鄭州分部】:鄭州大學(xué)/錦華大廈 【石家莊分部】:河北科技大學(xué)/瑞景大廈 【廣州分部】:廣糧大廈 【西安分部】:協(xié)同大廈
近開(kāi)課時(shí)間(周末班/連續(xù)班/晚班)
Synopsys Formality 培訓(xùn)班:2025年12月15日..以質(zhì)量求發(fā)展....合作共贏....實(shí)用實(shí)戰(zhàn)....用心服務(wù)..........--即將開(kāi)課--........................(歡迎您垂詢(xún),視教育質(zhì)量為生命!)
   實(shí)驗(yàn)設(shè)備
     ☆資深工程師授課

        
        ☆注重質(zhì)量
        ☆邊講邊練

        ☆合格學(xué)員免費(fèi)推薦工作

        

        專(zhuān)注高端培訓(xùn)17年,曙海提供的課程得到本行業(yè)的廣泛認(rèn)可,學(xué)員的能力
        得到大家的認(rèn)同,受到用人單位的廣泛贊譽(yù)。

        ★實(shí)驗(yàn)設(shè)備請(qǐng)點(diǎn)擊這兒查看★
   新優(yōu)惠
       ◆在讀學(xué)生憑學(xué)生證,可優(yōu)惠500元。
   質(zhì)量保障

        1、培訓(xùn)過(guò)程中,如有部分內(nèi)容理解不透或消化不好,可免費(fèi)在以后培訓(xùn)班中重聽(tīng);
        2、課程完成后,授課老師留給學(xué)員手機(jī)和Email,保障培訓(xùn)效果,免費(fèi)提供半年的技術(shù)支持。
        3、培訓(xùn)合格學(xué)員可享受免費(fèi)推薦就業(yè)機(jī)會(huì)。

       Synopsys 軟件培訓(xùn)班(上)
 
第一階段 Synopsys Formality
本課程可幫助IC工程師進(jìn)一步全面系統(tǒng)地理解IC設(shè)計(jì)概念與方法。培訓(xùn)將采用Synopsys公司相關(guān)領(lǐng)域的培訓(xùn)教材,培訓(xùn)方式以講課和實(shí)驗(yàn)穿插進(jìn)行。
Overview
This eight-day workshop covers, via lecture and lab, the basics of formal verification. On the first day, students will apply a formal verification flow for:
  • Verifying a design
  • Debugging a failed design
On the second day, students will apply an extended flow in order to:
  • Optimize Formality for common hardware design transformations
  • Increase debugging capability through techniques such as pattern analysis
  • Maximize verification performance
Objectives
At the end of this workshop the student should be able to:
  • Describe where Formality fits in the design flow
  • Read a reference design and the libraries for that design into Formality
  • Read a revised design and the libraries for that design into Formality
  • Set up for verification interactively and with scripts
  • Handle common design transformations for easiest verification
  • Guide Formality in matching names between two designs
  • Verify that two designs are equivalent
  • Debug designs proven not to be equivalent
  • Optimize reads, compare point matching and verification
Audience Profile
Design or Verification engineers who understand traditional functional verification methods, and who want to perform verification more quickly, without using vectors.
Prerequisites
Knowledge of digital logic.
Course Outline
第一部分
  • Introduction
  • Controlling Formality
  • Setting up and running Formality
  • Debugging designs proved not equivalent
第二部分
  • Design transformations and their effect on equivalence checking
  • Advanced debugging
  • Maximizing performance
第二階段 Synopsys Prime Time 1
Overview
This workshop shows you how to maximize your productivity when using PrimeTime. You will validate and enhance run scripts, quickly identify and debug your design violations by generating and interpreting timing reports, remove pessimism with path-based analysis, and generate ECO fixing guidance to downstream tools.
Topics include:
  • Preparing for STA on your design, including investigating and analyzing the clocks that dictate STA results
  • Validating inherited PrimeTime run scripts
  • Leveraging the latest PrimeTime best practices to create new run scripts
  • Identifying opportunities to improve run time
  • Performing static timing analysis
  • Providing ECO fixing guidance to downstream tools
Objectives
At the end of this workshop the student should be able to:
  • Interpret the essential details in a timing report for setup and hold, recovery and removal, and clock-gating setup and hold
  • Generate timing reports for specific paths and with specific details
  • Generate summary reports of the design violations organized by clock, slack, or by timing check
  • Validate, confirm, debug, enhance, and execute a PrimeTime run script
  • Create a PrimeTime run script based on seed scripts from the RMgen utility
  • Identify opportunities to improve run time
  • Create a saved session and subsequently restore the saved session
  • Identify the clocks, where they are defined, and which ones interact on an unfamiliar design
  • Reduce pessimism using path-based analysis
  • Use both a broad automatic flow for fixing setup and hold violations and a manual flow for tackling individual problem paths.
Audience Profile
Design or verification engineers who perform STA using PrimeTime.
Prerequisites
To benefit the most from the material presented in this workshop, students should have:
  • A basic understanding of digital IC design
  • Familiarity with UNIX workstations running X-windows
  • Familiarity with vi, emacs, or other UNIX text editors
Course Outline
第一部分
  • Does your design meet timing?
  • Objects, Attributes, Collections
  • Constraints in a timing report
  • Timing arcs in a timing report
  • Control which paths are reported
第二部分
  • Summary Reports
  • Create a setup file and run script
  • Getting to know your clocks
  • Analysis types and back annotation
第三部分
  • Additional checks and constraints
  • Path-Based Analysis and ECO Flow
  • Emerging Technologies and Conclusion
 
第三階段 Synopsys Prime Time 2
PrimeTime: Debugging Constraints
Overview
This workshop addresses the most time-consuming part of static timing analysis: debugging constraints. The workshop provides a method to identify potential timing problems, identify the cause, and determine the effects of these problems. Armed with this information, students will now be able to confirm that constraints are correct or, if incorrect, will have sufficient information to correct the problem.
Incorrect STA constraints must be identified because they obscure real timing violations and can cause two problems: either the real violations are missed and not reported or violations are reported that are not real, making it difficult to find the real violations hidden among them.
Objectives
At the end of this workshop the student should be able to:
  • Pinpoint the cause and determine the effects of check_timing and report_analysis_coverage warnings
  • Execute seven PrimeTime commands and two custom procedures to trace from the warning to the cause and explore objects in that path
  • Systematically debug scripts to eliminate obvious problems using PrimeTime
  • Independently and fully utilize check_timing and report_analysis_coverage to flag remaining constraint problems
  • Identify key pieces of a timing report for debugging final constraint problems
Audience Profile
Design or Verification engineers who perform STA using PrimeTime
Prerequisites
To benefit the most from the material presented in this workshop, students should have:
  • Have taken PrimeTime 1
OR
Possess equivalent knowledge with PrimeTime including:
  • Script writing using Tcl
  • Reading and linking a design
  • Writing block constraints
  • Generating and interpreting timing reports using report_timing and report_constraint commands
Course Outline
Unit 1: Tools of the Trade
  • Lab 1 A Guided Tour of the Tools of the Trade
  • Lab 2 Choose the Correct Command and Apply It
Unit 2: Complete Qualification of PrimeTime Inputs
  • Lab 3 Find and Debug Potential Constraint Problems
第四階段 TetraMAX 1
Overview
?????? In this two-day workshop, you will learn how use TetraMAX? the Synopsys ATPG Tool, to perform the following tasks:
  • Generate test patterns for stuck-at faults given a scan gate-level design created by DFT Compiler or other tools
  • Describe the test protocol and test pattern timing using STIL
  • Debug DRC and stuck-at fault coverage problems using the Graphical Schematic Viewer
  • Troubleshoot fault coverage problems
  • Save and validate test patterns
  • Troubleshoot simulation failures
  • Diagnose failures on the ATE
This workshop includes an overview of the fundamentals of manufacturing test, including:
  • What is manufacturing test?
  • Why perform manufacturing test?
  • What is a stuck-at fault?
  • What is a scan chain?
?????? This workshop also includes an overview of the Adaptive Scan and Power-Aware APTG features in TetraMAX?
Objectives
At the end of this workshop the student should be able to:
  • Incorporate TetraMAX?ATPG in a design and test methodology that produces desired fault coverage, ATPG vector count and ATPG run-time for a full-scan or almost full-scan design
  • Create a STIL Test Protocol File for a design by using Quick STIL menus or commands, DFT Compiler, or from scratch
  • Use the Graphical Schematic Viewer to analyze and debug warning messages from Design Rule Check or fault coverage problems after ATPG
  • Describe when and how to use at least three options to increase test coverage and/or decrease the number of required test patterns
  • Save test patterns in a proper format for simulation and transfer to an ATE
  • Validate test patterns using Verilog Direct Pattern Validation or MAX Testbench
  • Use TetraMAX diagnosis features to analyze failures on the ATE
Audience Profile
?????? ASIC, ASIC, SoC, or Test Engineers who perform ATPG at the Chip or SoC level
Prerequisites
?????? To benefit the most from the material presented in this workshop, students should have taken the DFT Compiler 1 workshop or possess equivalent knowledge with DFT Compiler and fundamentals of manufacturing test including:
  • Understanding of the differences between manufacturing and design verification testing
  • Stuck-at fault model
  • Internal and boundary scan chains
  • Scan shift and capture violations
  • Major scan design-for-test rules concerning flip-flops, latches, and bi-directional/tri-state drivers
  • Understanding of digital IC logic design
  • Working knowledge of Verilog or VHDL language
  • Familiarity with UNIX workstations running X-windows
  • Familiarity with vi, emacs, or other UNIX text editors
Course Outline
第一部分
  • Introduction to ATPG Test
  • Building ATPG Models
  • Running DRC
  • Controlling ATPG
第二部分
  • Minimizing ATPG Patterns
  • Writing ATPG Patterns
  • Pattern Validation
  • Diagnosis
  • Conclusion
第五階段 TetraMAX 2: DSMTest ATPG
TetraMAX 2: DSMTest ATPG
Overview
This workshop discusses at-speed faults and how to use TetraMAX for at-speed test. Topics include description, recommendation, and scripts of transition, small-delay defect, and path-delay fault model ATPG. Also covered are the Onchip Clock Controller (OCC) flow, which leverages the PLL fast clocks, and using PrimeTime to generate the necessary data for at-speed test.
Hands-on labs follow each training module, allowing you to apply the skills learned in lecture. Labs include: using PrimeTime to generate the necessary files for at-speed ATPG; generating the patterns for different fault models in Tetramax; and, finally, using VCS for simulating the patterns generated.
Objectives
At the end of this workshop the student should be able to:
  • Describe the need for At-Speed testing
  • List the At-Speed fault models available
  • Describe the two launch techniques for at-speed faults
  • Successfully edit a stuck-at SPF file to suit at-speed fault model
  • Define the timing exceptions
  • Automate the process of script generation for TetraMAX, using PrimeTime. This script will take care of the false and multi-cycle paths
  • Modify a given stuck-at fault model script to run for an at-speed fault model
  • State the steps required to merge transition and stuck-at fault patterns to reduce the overall patterns
  • Automatically create scripts that can be used in PrimeTime to perform test mode STA
  • Describe the SDD flow
  • Describe the flow needed to successfully use the PLL present in your design to give the at-speed clock during capture mode
  • State the steps needed to perform path-delay ATPG
  • Understand the fault classification in path-delay ATPG
Audience Profile
Engineers who use ATPG tools to generate patterns for different fault models.
Prerequisites
To benefit the most from the material presented in this workshop, you should: A. Have taken the TetraMAX 1 workshop. OR B. Possess knowledge in the following areas:
  • Scan Architecture and ATPG
  • Stuck-At fault model ATPG with TetraMAX
  • SPF file
Course Outline
Module 1
  • Introduction of At-Speed defects
  • Source of Test Escapes and chip failure
  • Requirements for At-Speed testing
  • Popular fault models for At-Speed testing
Module 2
  • Transition Fault model
  • Path Delay Fault model
  • At-Speed Fault Detection Method
  • Techniques to Launch and Capture a Fault
Module 3
  • STIL file
  • Modifications to STIL file for At-Speed testing
  • Generic Capture Procedures
Module 4
  • Timing Exceptions
  • Automated Way to Generate Timing Exceptions form PrimeTime
Module 5
  • TetraMAX Scripts for Transition ATPG
  • Design Guidelines
  • Flow Considerations and Requirements
  • Pattern Merging
  • Automated way to generate the scripts for PrimeTime to perform testmode STA
Module 6
  • What is a Small Delay Defect ATPG
  • How to use PrimeTime to Generate the Slack Data
  • ATPG Flow in TetraMAX
Module 7
  • Requirement of PLL for At-speed faults
  • The various clocks in PLL flow
  • Use QuickSTIL to generate the SPF
Module 8
  • TetraMAX scripts for Path Delay ATPG
  • Fault Classification for Path Delay Faults
  • Generating Paths for TetraMAX Using PrimeTime
  • Reconvergence Paths
  • Hazard Simulation
Module 9
  • Conclusion
  • Topics Covered
  • Fault model and Features of TetraMAX
  • Solvnet Resources
 
版權(quán)所有:上海曙海信息網(wǎng)絡(luò)科技有限公司 copyright 2000-2015
 
上海總部培訓(xùn)中心

地址:上海市云屏路1399號(hào)26#新城金郡商務(wù)樓310。
(地鐵11號(hào)線(xiàn)白銀路站2號(hào)出口旁,云屏路和白銀路交叉口)
郵政編碼:201821
報(bào)名熱線(xiàn):021-51875830 32300767
傳真:021-32300767
業(yè)務(wù)手機(jī):15921673576/13918613812
E-mail:officeoffice@126.com
客服QQ: shuhaipeixun
北京培訓(xùn)中心

地址:北京市昌平區(qū)沙河南街11號(hào)312室
(地鐵昌平線(xiàn)沙河站B出口) 郵政編碼:102200 行走路線(xiàn):請(qǐng)點(diǎn)擊這查看
報(bào)名熱線(xiàn):010-51292078
傳真:010-51292078
業(yè)務(wù)手機(jī):15701686205
信箱:qianru@11sun.com
客服QQ:1243285887
深圳培訓(xùn)中心

地址:深圳市環(huán)觀中路28號(hào)82#201室

報(bào)名熱線(xiàn):4008699035
業(yè)務(wù)手機(jī):4008699035

郵政編碼:518001
信箱:qianru2@11sun.com
客服QQ:2472106501
南京培訓(xùn)中心

地址:江蘇省南京市棲霞區(qū)和燕路251號(hào)金港大廈B座2201室
(地鐵一號(hào)線(xiàn)邁皋橋站1號(hào)出口旁,近南京火車(chē)站)
報(bào)名熱線(xiàn):4008699035
郵政編碼:210046
信箱:qianru3@11sun.com
客服QQ:1325341129
 
廣州培訓(xùn)中心

地址:廣州市越秀區(qū)環(huán)市東路486號(hào)廣糧大廈1202室

報(bào)名熱線(xiàn):4008699035

郵政編碼:510075
信箱:qianru6@11sun.com
武漢培訓(xùn)中心

地址:湖北省武漢市江岸區(qū)漢江北路34號(hào) 九運(yùn)大廈401室
郵政編碼:430022
報(bào)名熱線(xiàn):4008699035

客服微信:shuhaipeixun
信箱:qianru5@11sun.com
成都培訓(xùn)中心

地址:四川省成都市高新區(qū)中和大道一段99號(hào)領(lǐng)館區(qū)1號(hào)1-3-2903 郵政編碼:610031
報(bào)名熱線(xiàn):4008699035
免費(fèi)電話(huà):4008699035
業(yè)務(wù)手機(jī):13540421960
客服QQ:1325341129
信箱:qianru4@11sun.com
西安培訓(xùn)中心

地址:西安市雁塔區(qū)高新二路12號(hào)協(xié)同大廈901室

報(bào)名熱線(xiàn):4008699035
業(yè)務(wù)手機(jī):18392016509
傳真:4008699035
郵政編碼:710054
信箱:qianru7@11sun.com
 
沈陽(yáng)培訓(xùn)中心

地址:遼寧省沈陽(yáng)市東陵渾南新區(qū)沈營(yíng)路六宅臻品29-11-9
郵政編碼:110179
報(bào)名熱線(xiàn):4008699035
信箱:qianru8@11sun.com
鄭州培訓(xùn)中心

地址:鄭州市高新區(qū)雪松路錦華大廈401

報(bào)名熱線(xiàn):4008699035

郵政編碼:450001
信箱:qianru9@11sun.com

石家莊培訓(xùn)中心

地址:石家莊市高新區(qū)中山東路618號(hào)瑞景大廈1#802

報(bào)名熱線(xiàn):4008699035
業(yè)務(wù)手機(jī):13933071028
郵政編碼:050200
信箱:qianru10@11sun.com

 

雙休日、節(jié)假日及晚上可致電值班電話(huà):4008699035 值班手機(jī):15921673576/13918613812(微信同號(hào)) 或加qq:1299983702和微信:shuhaipeixun


備案號(hào):滬ICP備08026168號(hào)

.(2014年7月11).....直播、現(xiàn)場(chǎng)培訓(xùn)........................................................

友情鏈接:SOC設(shè)計(jì)培訓(xùn) Labview培訓(xùn) Matlab培訓(xùn) DCS培訓(xùn) OPENGL培訓(xùn) DCS培訓(xùn) OPENCV培訓(xùn) Labview培訓(xùn) Cortex培訓(xùn) SOC培訓(xùn)
友情鏈接:Cadence培訓(xùn) ICEPAK培訓(xùn) EMC培訓(xùn) 電磁兼容培訓(xùn) sas容培訓(xùn) 羅克韋爾PLC培訓(xùn) 歐姆龍PLC培訓(xùn) PLC培訓(xùn) 三菱PLC培訓(xùn) 西門(mén)子PLC培訓(xùn) dcs培訓(xùn) 橫河dcs培訓(xùn) 艾默生培訓(xùn) robot CAD培訓(xùn) eplan培訓(xùn) dcs培訓(xùn) 電路板設(shè)計(jì)培訓(xùn) 浙大dcs培訓(xùn) PCB設(shè)計(jì)培訓(xùn) adams培訓(xùn) fluent培訓(xùn)系列課程 培訓(xùn)機(jī)構(gòu)課程短期培訓(xùn)系列課程培訓(xùn)機(jī)構(gòu) 長(zhǎng)期課程列表實(shí)踐課程高級(jí)課程學(xué)校培訓(xùn)機(jī)構(gòu)周末班培訓(xùn) 南京 短期培訓(xùn)系列課程培訓(xùn)機(jī)構(gòu) 長(zhǎng)期課程列表實(shí)踐課程高級(jí)課程學(xué)校培訓(xùn)機(jī)構(gòu)周末班 曙海 教育 企業(yè) 培訓(xùn)課程 系列班 級(jí) 長(zhǎng)期課程列表實(shí)踐課程高級(jí)課程學(xué)校培訓(xùn)機(jī)構(gòu)周末班 短期培訓(xùn)系列課程培訓(xùn)機(jī)構(gòu) 曙海教育企業(yè)培訓(xùn)課程 系列班級(jí)



1申請(qǐng)友情鏈接 >>
 
在線(xiàn)客服
久久久影院免费_波多野结衣一区_亚洲国产一区二区在线观看 _日韩中文欧美
欧美精品国产一区| 国产精品青草久久久久福利99| 欧美人成在线视频| 国产精品v一区二区三区| 国产手机视频精品| 99热这里只有成人精品国产| 亚洲少妇诱惑| 欧美成人精品1314www| 国产裸体写真av一区二区| 亚洲精品国产精品国自产在线 | 女女同性精品视频| 欧美chengren| 国产日韩欧美| 欧美怡红院视频| 国产精品国产一区二区| 国产精品久久久久久久7电影| 国内精品嫩模av私拍在线观看| 99视频精品在线| 欧美顶级艳妇交换群宴| 国内精品视频在线播放| 亚洲在线观看视频| 国产精品久久影院| 亚洲主播在线播放| 国产精品午夜在线| 亚洲婷婷综合色高清在线| 欧美国产在线观看| 99re热精品| 欧美高清视频在线观看| 黑人巨大精品欧美一区二区 | 国产精品日韩专区| 亚洲欧美成人一区二区三区| 欧美性猛交99久久久久99按摩| 日韩视频免费看| 欧美日韩视频专区在线播放 | 日韩一区二区精品视频| 欧美精品一区二区三区在线播放 | 久久gogo国模啪啪人体图| 国产精品丝袜白浆摸在线| 亚洲欧美日韩一区在线| 国产日韩欧美亚洲一区| 久久嫩草精品久久久精品一| 黄色成人免费网站| 欧美 日韩 国产一区二区在线视频| 亚洲精品视频一区| 国产精品毛片一区二区三区| 久久成人羞羞网站| 一区在线播放视频| 欧美精品一区二区蜜臀亚洲| 一区二区三区精品久久久| 国产精品视频大全| 久久夜色精品国产欧美乱| 亚洲国产精品第一区二区| 欧美久久久久久| 亚洲天堂av电影| 欧美视频一区在线| 中文在线资源观看视频网站免费不卡| 国产欧美精品一区二区色综合| 另类亚洲自拍| 一区电影在线观看| 国产午夜精品视频| 欧美国产免费| 在线视频精品一区| 国内精品国语自产拍在线观看| 欧美成人免费大片| 欧美影院一区| 欧美日韩精品在线观看| 亚洲欧美日韩高清| 久久综合久久综合久久| 在线日本高清免费不卡| 欧美成年人网站| 在线视频欧美日韩精品| 国产亚洲精品一区二555| 欧美成人午夜激情在线| 午夜精品久久久久久久久久久 | 蜜臀久久久99精品久久久久久| 日韩视频在线免费观看| 国产精品久久国产三级国电话系列 | 欧美视频在线免费| 欧美一区二区三区久久精品| 亚洲精品国产精品乱码不99| 国产视频亚洲精品| 欧美日韩激情小视频| 午夜久久电影网| 亚洲欧洲日本一区二区三区| 国产午夜精品理论片a级大结局| 欧美日韩免费精品| 欧美国产日韩一二三区| 久久久久久久一区二区| 亚洲视频在线看| 亚洲精品一区二区三区四区高清| 精品1区2区| 国产麻豆视频精品| 欧美日韩亚洲在线| 麻豆成人综合网| 久久免费视频这里只有精品| 久久精品视频免费观看| 亚洲欧美综合精品久久成人| 亚洲欧美日韩成人| 午夜在线精品偷拍| 欧美一区在线直播| 欧美一区二区三区在线观看视频| 亚洲午夜av在线| 99视频有精品| 黄色av成人| 1000部精品久久久久久久久| 国产精品你懂的在线欣赏| 国产精品高潮粉嫩av| 欧美性做爰猛烈叫床潮| 国产精品高清网站| 国产精品伦一区| 国产精品二区在线观看| 国产乱码精品1区2区3区| 国产精品成人v| 欧美色播在线播放| 国产精品亚洲а∨天堂免在线| 国产精品久久久久久久午夜片| 国产欧美日韩精品专区| 国产精品久久久久高潮| 国产精品毛片va一区二区三区| 国产精品第一页第二页第三页| 国产日韩专区在线| 国产精品入口66mio| 国产欧美大片| 在线成人国产| 黄色一区二区在线观看| 国产精品一区二区三区免费观看| 国产女人aaa级久久久级| 国产欧美一区二区三区国产幕精品 | 亚洲九九精品| 一区二区亚洲精品| 久久久999精品| 久久久蜜桃一区二区人| 午夜日韩在线| 久久精品欧美| 欧美日韩国产一区二区三区地区| 欧美三级网址| 黑人操亚洲美女惩罚| 国内精品视频666| 亚洲网站啪啪| 久久激情婷婷| 欧美日韩国产电影| 国产毛片精品国产一区二区三区| 伊人久久婷婷| 亚洲视屏在线播放| 久久久国产精品一区| 牛夜精品久久久久久久99黑人 | 国产精品久久久久久久一区探花| 一区视频在线播放| 亚洲乱码国产乱码精品精98午夜| 欧美亚洲一级片| 久久综合亚洲社区| 欧美午夜欧美| 久久久av网站| 欧美系列电影免费观看| 国产一区二区日韩精品| 亚洲日本成人| 午夜精品免费视频| 欧美成人在线影院| 国产精品影音先锋| 亚洲国产欧美精品| 亚洲免费视频一区二区| 蜜臀va亚洲va欧美va天堂| 国产精品久久久久一区二区三区| 亚洲国产精品女人久久久| 一区二区久久久久久| 久久在线视频| 欧美 日韩 国产一区二区在线视频| 欧美日韩在线观看视频| 樱花yy私人影院亚洲| 午夜久久影院| 国产精品日韩精品欧美精品| 欧美日韩一二三四五区| 一区二区三区在线视频观看| 99国产精品久久久久老师| 久久综合五月| 国产欧美va欧美va香蕉在| 校园激情久久| 欧美刺激性大交免费视频| 国内激情久久| 久久综合色播五月| 国产欧美在线视频| 午夜欧美理论片| 国产精品资源| 99国产精品自拍| 久久综合伊人77777蜜臀| 国产女人精品视频| 国产日韩精品一区观看| 性亚洲最疯狂xxxx高清| 亚洲欧美日韩成人高清在线一区| 久久综合婷婷| 亚洲成色精品| 午夜精品久久久久久久99水蜜桃| 国产乱人伦精品一区二区| 亚洲激情视频在线播放| 欧美凹凸一区二区三区视频| 国产视频精品免费播放| 久久er精品视频| 亚洲高清资源| 欧美精品xxxxbbbb| 亚洲美女尤物影院|